A Memory Bandwidth Optimized Interpolator for Motion Compensation in the H.264 Video Decoding
- Resource Type
- Conference
- Authors
- Kuo, Tzu-Yun; Lin, Yu-Kun; Chang, Tian-Sheuan
- Source
- APCCAS 2006 - 2006 IEEE Asia Pacific Conference on Circuits and Systems Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on. :1244-1247 Dec, 2006
- Subject
- Components, Circuits, Devices and Systems
Communication, Networking and Broadcast Technologies
Engineered Materials, Dielectrics and Plasmas
Bandwidth
Motion compensation
Decoding
Interpolation
Finite impulse response filter
Design optimization
Hardware
Computer architecture
MPEG 4 Standard
Equations
- Language
The paper presents an interpolator design for motion compensation used in the H.264 video decoding. The presented design is optimized according to the available data bandwidth to avoid the idle hardware. In addition, the required memory access is further reduced by the interpolation window optimization. The implementation shows that the presented design can save about 10 % of silicon area or at least seven interpolation filters than that in the previous works. Besides, 12.5% to 71.3% of cycle count of motion compensation can be reduced by the interpolator window optimization. Finally, our architecture can be easily adjusted under different memory bandwidth.