A device architecture with n-MOS and p-MOS transistors stacked on top of each other is considered a key option to continue scaling in the semiconductor industry. We report experimental demonstrations of gate-all-around based 3D stacked CMOS devices at scaled gate pitch down to 60nm. Our most scaled devices consist of 3 n-MOS on top of 3 p-MOS nanoribbons with 30nm vertical separation, vertically stacked dual-source/drain epitaxy and dual metal workfunction gate stacks. In addition, we demonstrate a vertical nanoribbon depopulation process, potentially enabling the implementation of complex circuit functions where the number of n-MOS and p-MOS devices are not equal. Finally, by combining 3D stacked CMOS devices with backside power via and direct backside device contacts (BSCON), we demonstrate for the first time fully functional scaled inverters down to contacted poly pitch (CPP) of 60nm.