Time-space energy consumption modeling of dynamic reconfigurable coarse-grain array processor datapath for wireless applications
- Resource Type
- Conference
- Authors
- Palkovic, Martin; Hartmann, Matthias; Allam, Osman; Raghavan, Praveen; Catthoor, Francky
- Source
- 2010 IEEE Workshop On Signal Processing Systems Signal Processing Systems (SIPS), 2010 IEEE Workshop on. :134-139 Oct, 2010
- Subject
- Signal Processing and Analysis
Estimation
Logic gates
Arrays
VLIW
Wireless LAN
Energy consumption
Dynamic Reconfigurable Array Processor
Time-Space Energy Estimation
Software Defined Radio
- Language
- ISSN
- 1520-6130
2162-3562
2162-3570
The power consumption is a key aspect when designing a handheld device. Even when cycle accurate instruction set simulators for the ASIPs used in SDRs are existing to evaluate the performance of given mapping, the power consumption is evaluated only in the later phase during gate-level simulation. In this paper we propose an automatic way how to obtain dynamic energy consumption per opcode activation of an ASIP baseband-processor of our SDR platform. We use the results obtained for time-space energy consumption modeling of dynamic reconfigurable CGA processor datapath at the instruction set simulator level that we demonstrate on WLAN 2×2 40MHz application. The results allow us to propose important application and architectural changes for our ASIP.