Capacitance-voltage ( C – V ) measurement and analysis is highly useful for determining important information about MOS gate stacks. Parameters such as the equivalent oxide thickness (EOT), substrate doping density, flatband voltage, fixed oxide charge, density of interface traps ( D \rm {it} ), and effective gate work function can all be extracted from experimental C – $V$ curves. However, to extract these gate-stack parameters accurately, the correct models must be utilized. In Part I, we described the modeling and implementation of a C$ – V$ code that can be used for alternative channel semiconductors in conjunction with high- k$ gate dielectrics and metal gates. Importantly, this new code (CV ACE) includes the effects of nonparabolic bands and quantum capacitance, enabling accurate models to be applied to experimental C$ – profiles from experimental high- $k$ on Ge and In0.53Ga0.47As gate stacks. [ABSTRACT FROM PUBLISHER]